

## 8-Mbit (512K x 16) Static RAM

Features

• Very high speed: 55 ns

• Wide voltage range: 1.65V-2.25V

• Pin Compatible with CY62157DV18 and CY62157DV20

· Ultra low standby power

— Typical Standby current: 2 μA

- Maximum Standby current: 8 μA

· Ultra low active power

- Typical active current: 1.8 mA @ f = 1 MHz

Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub> and OE features

· Automatic power down when deselected

· CMOS for optimum speed and power

• Available in Pb-free 48-ball VFBGA package

## Functional Description [1]

The CY62157EV18 is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life  $^{\rm TM}$  (MoBL  $^{\rm (B)}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. The device can also be put into standby mode when

deselected ( $\overline{\text{CE}}_1$  HIGH or  $\text{CE}_2$  LOW or both  $\overline{\text{BHE}}$  and  $\overline{\text{BLE}}$  are HIGH). The input and output pins (IO<sub>0</sub> through IO<sub>15</sub>) are placed in a high impedance state when:

- Deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW)
- Outputs are disabled (OE HIGH)
- Both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) or
- Write operation is active ( $\overline{\text{CE}}_1$  LOW,  $\text{CE}_2$  HIGH and  $\overline{\text{WE}}$  LOW).

Write to the device by taking Chip Enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Write Enable ( $\overline{\text{WE}}$ ) input LOW. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from IO pins (IO<sub>0</sub> through IO<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from IO pins (IO<sub>8</sub> through IO<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

Read from the device by taking Chip Enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appear on IO<sub>0</sub> to IO<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on IO<sub>8</sub> to IO<sub>15</sub>. See the "Truth Table" on page 9 for a complete description of read and write modes.

#### **Product Portfolio**

|             |      |                           |      |                           |                |                                 | Power D        | issipatior             | า                         |                               |  |
|-------------|------|---------------------------|------|---------------------------|----------------|---------------------------------|----------------|------------------------|---------------------------|-------------------------------|--|
| Product     | V    | Vcc Range (V)             |      | V <sub>CC</sub> Range (V) |                | Speed Operating I <sub>CC</sub> |                | I <sub>CC</sub> , (mA) |                           | Standby, I <sub>SB2</sub> (μΑ |  |
|             |      |                           |      |                           | f = 1MHz f = f |                                 | max            |                        |                           |                               |  |
|             | Min  | <b>Typ</b> <sup>[2]</sup> | Max  |                           | <b>Typ</b> [2] | Max                             | <b>Typ</b> [2] | Max                    | <b>Typ</b> <sup>[2]</sup> | Max                           |  |
| CY62157EV18 | 1.65 | 1.8                       | 2.25 | 55                        | 1.8            | 3                               | 18             | 25                     | 2                         | 8                             |  |

<sup>1.</sup> For best practice recommendations, refer to the Cypress application note "System Design Guidelines" located at http://www.cypress.com.

<sup>2.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25^{\circ}C$ .



### **Logic Block Diagram**



## Pin Configuration [3]





#### Note

3. NC pins are not connected on the die.



## **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Storage Temperature .......-65°C to + 150°C

Ambient Temperature with

Power Applied .....-55°C to + 125°C

Supply Voltage to Ground

Potential .....-0.2V to 2.45V (V<sub>CCmax</sub> + 0.2V)

DC Voltage Applied to Outputs

in High-Z State [4, 5] .....-0.2V to 2.45V (V<sub>CCmax</sub> + 0.2V)

| DC Input Voltage $^{[4,  5]}$ 0.2V to 2.45V (V <sub>CCmax</sub> + 0. | 2V) |
|----------------------------------------------------------------------|-----|
| Output Current into Outputs (LOW)20                                  | mΑ  |
| Static Discharge Voltage                                             | )1V |
| Latch-up Current> 200                                                | mΑ  |

#### **Operating Range**

| Device        | Range      | Ambient<br>Temperature | V <sub>CC</sub> <sup>[6]</sup> |
|---------------|------------|------------------------|--------------------------------|
| CY62157EV18LL | Industrial | –40°C to +85°C         | 1.65V to 2.25V                 |

## Electrical Characteristics (Over the Operating Range)

| _ ,                             | <b>5</b>                                       | December 1                                                                                                                                                                                                                                                                         |                                        |                |     | 5                      |    |
|---------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|-----|------------------------|----|
| Parameter                       | Description                                    | Test Conditio                                                                                                                                                                                                                                                                      | Min                                    | <b>Typ</b> [2] | Max | Unit                   |    |
| V <sub>OH</sub>                 | Output HIGH Voltage                            | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                          | V <sub>CC</sub> = 1.65V                | 1.4            |     |                        | V  |
| V <sub>OL</sub>                 | Output LOW Voltage                             | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                           | V <sub>CC</sub> = 1.65V                |                |     | 0.2                    | V  |
| V <sub>IH</sub>                 | Input HIGH Voltage                             | V <sub>CC</sub> = 1.65V to 2.25V                                                                                                                                                                                                                                                   |                                        | 1.4            |     | V <sub>CC</sub> + 0.2V | V  |
| V <sub>IL</sub>                 | Input LOW Voltage                              | V <sub>CC</sub> = 1.65V to 2.25V                                                                                                                                                                                                                                                   |                                        | -0.2           |     | 0.4                    | V  |
| I <sub>IX</sub>                 | Input Leakage<br>Current                       | $GND \leq V_I \leq V_CC$                                                                                                                                                                                                                                                           |                                        | -1             |     | +1                     | μА |
| I <sub>OZ</sub>                 | Output Leakage<br>Current                      | $GND \le V_O \le V_{CC}$ , Output Disabled                                                                                                                                                                                                                                         |                                        |                |     | +1                     | μА |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating Supply               | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                           | $V_{CC} = V_{CC(max)}$                 |                | 18  | 25                     | mA |
|                                 | Current                                        | f = 1 MHz                                                                                                                                                                                                                                                                          | I <sub>OUT</sub> = 0 mA<br>CMOS levels |                | 1.8 | 3                      | mA |
| I <sub>SB1</sub>                | Automatic CEPower Down<br>Current–CMOS Inputs  | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{V or } \text{CE}_2 \le 0.2 \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{V}, \text{V}_{\text{IN}} \le 0.2 \text{V})$<br>$f = f_{\text{max}} \text{ (Address and Data O)}$<br>f = 0  (OE, WE, BHE and BLE) | nly),                                  |                | 2   | 8                      | μА |
| I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE Power Down<br>Current–CMOS Inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{V or CE}_2 \le 0$<br>$\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{V or V}_{\text{IN}} \le 0.2$<br>$\text{f} = 0, \text{V}_{\text{CC}} = \text{V}_{\text{CC(max)}}$ .                                    |                                        |                | 2   | 8                      | μА |

### Capacitance [8]

| Parameter        | Description        | Test Conditions                                    | Max | Unit |
|------------------|--------------------|----------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance |                                                    | 10  | pF   |

- 4.  $V_{IL(min)}$  = -2.0V for pulse durations less than 20 ns.
- 5.  $V_{IH(max)} = V_{CC} + 0.5V$  for pulse durations less than 20 ns.
- 6. Full Device AC operation assumes a 100  $\mu s$  ramp time from 0 to  $V_{CC}$  (min) and 200  $\mu s$  wait time after  $V_{CC}$  stabilization.
- 7. Only chip enable  $(\overline{CE})$  and byte enables  $(\overline{BHE})$  and  $(\overline{BHE})$  need to be tied to CMOS levels to meet the  $(\overline{SB2})$  spec. Other inputs can be left floating.
- 8. Tested initially and after any design or process changes that may affect these parameters.



#### Thermal Resistance [8]

| Parameter     | Description                           | Test Conditions                                                           | BGA  | Unit |
|---------------|---------------------------------------|---------------------------------------------------------------------------|------|------|
| $\Theta_{JA}$ |                                       | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 72   | °C/W |
| ΘJC           | Thermal Resistance (Junction to Case) |                                                                           | 8.86 | °C/W |

#### **AC Test Loads and Waveforms**



| Parameters      | Value | Unit |
|-----------------|-------|------|
| R1              | 13500 | Ω    |
| R2              | 10800 | Ω    |
| R <sub>TH</sub> | 6000  | Ω    |
| V <sub>TH</sub> | 0.80  | V    |

#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          | Conditions                                                                                                                     | Min             | <b>Typ</b> [2] | Max | Unit |
|---------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                                                                                | 1.0             |                |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR}, \overline{CE}_1 \ge V_{CC} - 0.2V,$<br>$CE_2 \le 0.2V, V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ |                 | 1              | 3   | μА   |
| t <sub>CDR</sub> <sup>[8]</sup> | Chip Deselect to Data Retention Time |                                                                                                                                | 0               |                |     | ns   |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time              |                                                                                                                                | t <sub>RC</sub> |                |     | ns   |

## **Data Retention Waveform** [10]



- 9. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 100 \,\mu s$  or stable at  $V_{CC(min)} \ge 100 \,\mu s$ .
- 10. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE.



## Switching Characteristics (Over the Operating Range) [11, 12]

| 5                                 | <b>D</b>                                                                                           | 55  | 55 ns |      |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------|-----|-------|------|--|
| Parameter                         | Description                                                                                        | Min | Max   | Unit |  |
| Read Cycle                        |                                                                                                    | -   | 1     | •    |  |
| t <sub>RC</sub>                   | Read Cycle Time                                                                                    | 55  |       | ns   |  |
| t <sub>AA</sub>                   | Address to Data Valid                                                                              |     | 55    | ns   |  |
| t <sub>OHA</sub>                  | Data Hold from Address Change                                                                      | 10  |       | ns   |  |
| t <sub>ACE</sub>                  | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                                         |     | 55    | ns   |  |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                                                                               |     | 25    | ns   |  |
| t <sub>LZOE</sub>                 | OE LOW to Low-Z [13]                                                                               | 5   |       | ns   |  |
| t <sub>HZOE</sub>                 | OE HIGH to High-Z [13, 14]                                                                         |     | 18    | ns   |  |
| t <sub>LZCE</sub>                 | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[13]</sup>                              | 10  |       | ns   |  |
| t <sub>HZCE</sub>                 | $\overline{\overline{\text{CE}}}_1$ HIGH and $\overline{\text{CE}}_2$ LOW to High-Z $^{[13,\ 14]}$ |     | 18    | ns   |  |
| t <sub>PU</sub>                   | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up                                           | 0   |       | ns   |  |
| t <sub>PD</sub>                   | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power Down                                         |     | 55    | ns   |  |
| t <sub>DBE</sub>                  | BLE/BHE LOW to Data Valid                                                                          |     | 55    | ns   |  |
| t <sub>LZBE</sub> <sup>[15]</sup> | BLE/BHE LOW to Low-Z [13]                                                                          | 10  |       | ns   |  |
| t <sub>HZBE</sub>                 | BLE/BHE HIGH to High-Z [13, 14]                                                                    |     | 18    | ns   |  |
| Write Cycle [16]                  |                                                                                                    |     |       |      |  |
| t <sub>WC</sub>                   | Write Cycle Time                                                                                   | 45  |       | ns   |  |
| t <sub>SCE</sub>                  | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                                          | 35  |       | ns   |  |
| t <sub>AW</sub>                   | Address Setup to Write End                                                                         | 35  |       | ns   |  |
| t <sub>HA</sub>                   | Address Hold from Write End                                                                        | 0   |       | ns   |  |
| t <sub>SA</sub>                   | Address Setup to Write Start                                                                       | 0   |       | ns   |  |
| t <sub>PWE</sub>                  | WE Pulse Width                                                                                     | 35  |       | ns   |  |
| t <sub>BW</sub>                   | BLE/BHE LOW to Write End                                                                           | 35  |       | ns   |  |
| t <sub>SD</sub>                   | Data Setup to Write End                                                                            | 25  |       | ns   |  |
| t <sub>HD</sub>                   | Data Hold from Write End                                                                           | 0   |       | ns   |  |
| t <sub>HZWE</sub>                 | WE LOW to High-Z [13, 14]                                                                          |     | 18    | ns   |  |
| t <sub>LZWE</sub>                 | WE HIGH to Low-Z [13]                                                                              | 10  |       | ns   |  |

- 11. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1V/ns or less, timing reference levels of  $V_{CC(typ)}/2$ , input pulse levels of 0 to  $V_{CC(typ)}$ , and output loading of the specified  $I_{OL}/I_{OH}$  as shown in the "AC Test Loads and Waveforms" on page 4.
- 12. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. Please see application note AN13842 for further clarification
- 13. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
- $14.\,t_{HZOE},\,t_{HZCE},\,t_{HZBE},\,\text{and}\,\,t_{HZWE}\,\text{transitions are measured when the output enters a high impedance state}.$
- 15. If both byte enables are toggled together, this value is 10 ns.
- 16. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.



### **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled) [17, 18]



Read Cycle 2 (OE Controlled) [18, 19]



<sup>17.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ , and  $\overline{CE}_2 = V_{IH}$ .

<sup>18.</sup>  $\overline{\text{WE}}$  is HIGH for read cycle.

<sup>19.</sup> Address valid before or similar to  $\overline{\text{CE}}_1$ ,  $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$  transition LOW and  $\text{CE}_2$  transition HIGH.



## Switching Waveforms (continued)

Write Cycle 1 (WE Controlled) [16, 20, 21]



Write Cycle 2 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled)  $^{[16,\ 20,\ 21]}$ 



- **Notes:** 20. Data IO is high impedance if  $\overline{OE} = V_{IH}$ .
- 21. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  =  $\text{V}_{\text{IH}}$ , the output remains in a high impedance state.
- 22. During this period, the IOs are in output state and input signals must not be applied.



## Switching Waveforms (continued)

Write Cycle 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) [21]



Write Cycle 4 (BHE/BLE Controlled, OE LOW) [21]





#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                               | Mode                | Power                      |
|-----------------|-----------------|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High-Z                                                                                       | Deselect/Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data Out (IO <sub>0</sub> –IO <sub>15</sub> )                                                | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>High-Z (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High-Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data Out (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data In (IO <sub>0</sub> –IO <sub>15</sub> )                                                 | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>High-Z (IO <sub>8</sub> –IO <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High-Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data In (IO <sub>8</sub> –IO <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                      | Operating<br>Range |
|---------------|----------------------|--------------------|---------------------------------------------------|--------------------|
| 55            | CY62157EV18LL-55BVXI | 51-85150           | 48-ball Very Fine Pitch Ball Grid Array (Pb-free) | Industrial         |

Contact your local Cypress sales representative for availability of these parts



#### **Package Diagrams**

# Figure 1. 48-ball VFBGA (6 x 8 x 1 mm), 51-85150







51-85150-\*D

MoBL is a registered trademark, and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.



## **Document History**

| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change                                                                                                   |
|------|---------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------|
| **   | 202862  | See ECN    |                 | New Data Sheet                                                                                                          |
| *A   | 291272  | See ECN    | SYT             | Converted from Advance Information to Preliminary                                                                       |
|      | 231212  | OCC LOIV   | 011             | Changed V <sub>CC</sub> Max from 2.20 to 2.25 V                                                                         |
|      |         |            |                 | Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu s$ to 200 $\mu s$                                      |
|      |         |            |                 | Changed I <sub>CCDR</sub> from 4 to 4.5 μA                                                                              |
|      |         |            |                 | Changed t <sub>OHA</sub> from 6 ns to 10 ns for both 35 ns and 45 ns Speed Bins                                         |
|      |         |            |                 | Changed t <sub>DOE</sub> from 15 and 22 ns to 18 and 22 ns for the 35 and 45 ns Speed Bins                              |
|      |         |            |                 | respectively                                                                                                            |
|      |         |            |                 | Changed $t_{HZOE}$ , $t_{HZBE}$ and $t_{HZWE}$ from 12 and 15 ns to 15 and 18 ns for the 35 and 48                      |
|      |         |            |                 | ns Speed Bins respectively                                                                                              |
|      |         |            |                 | Changed t <sub>HZCE</sub> from 12 and 15 ns to 18 and 22 ns for the 35 and 45 ns Speed Bins                             |
|      |         |            |                 | respectively                                                                                                            |
|      |         |            |                 | Changed t <sub>SCE</sub> , t <sub>AW</sub> , and t <sub>BW</sub> from 25 and 40 ns to 30 and 35 ns for the 35 and 45 ns |
|      |         |            |                 | Speed Bins respectively                                                                                                 |
|      |         |            |                 | Changed t <sub>SD</sub> from 15 and 20 ns to 18 and 22 ns for the 35 and 45 ns Speed Bins                               |
|      |         |            |                 | respectively Added Pb-Free Package Information                                                                          |
| *B   | 444306  | See ECN    | NXR             | Converted from Preliminary to Final                                                                                     |
|      | 111000  | 000 2011   | 10/4/           | Removed 35 ns speed bin                                                                                                 |
|      |         |            |                 | Removed "L" bin                                                                                                         |
|      |         |            |                 | Changed ball E3 from DNU to NC                                                                                          |
|      |         |            |                 | Removed redundant footnote on DNU                                                                                       |
|      |         |            |                 | Modified Maximum Ratings spec for Supply Voltage and DC Input Voltage from 2.4V to 2.45V                                |
|      |         |            |                 | Changed the $I_{CC}$ Typ value from 16 mA to 18 mA and $I_{CC}$ Max value from 28 mA to 25                              |
|      |         |            |                 | mA for test condition $f = fax = 1/t_{RC}$                                                                              |
|      |         |            |                 | Changed the I <sub>CC</sub> Max value from 2.3 mA to 3 mA for test condition f = 1MHz                                   |
|      |         |            |                 | Changed the $I_{SB1}$ and $I_{SB2}$ Max value from 4.5 $\mu A$ to 8 $\mu A$ and Typ value from 0.9 $\mu A$              |
|      |         |            |                 | to 2 μA respectively                                                                                                    |
|      |         |            |                 | Updated Thermal Resistance table                                                                                        |
|      |         |            |                 | Changed Test Load Capacitance from 50 pF to 30 pF                                                                       |
|      |         |            |                 | Added Typ value for I <sub>CCDR</sub>                                                                                   |
|      |         |            |                 | Changed the I <sub>CCDR</sub> Max value from 4.5 μA to 3 μA                                                             |
|      |         |            |                 | Corrected t <sub>R</sub> in Data Retention Characteristics from 100 μs to t <sub>RC</sub> ns                            |
|      |         |            |                 | Changed t <sub>LZOE</sub> from 3 to 5                                                                                   |
|      |         |            |                 | Changed t <sub>LZCE</sub> from 6 to 10                                                                                  |
|      |         |            |                 | Changed t <sub>HZCE</sub> from 22 to 18 Changed t <sub>LZBE</sub> from 6 to 5                                           |
|      |         |            |                 |                                                                                                                         |
|      |         |            |                 | Changed t <sub>PWE</sub> from 30 to 35 Changed t <sub>SD</sub> from 22 to 25                                            |
|      |         |            |                 | Changed t <sub>SD</sub> from 22 to 23  Changed t <sub>LZWE</sub> from 6 to 10                                           |
|      |         |            |                 | Added footnote #13                                                                                                      |
|      |         |            |                 | Updated toothole #15 Updated the ordering Information and replaced the Package Name column with                         |
|      |         |            |                 | Package Diagram                                                                                                         |
| *C   | 571786  | See ECN    | VKN             | Replaced 45ns speed bin with 55ns                                                                                       |





| Document Title: CY62157EV18 MoBL <sup>®</sup> 8-Mbit (512K x 16) Static RAM<br>Document Number:38-05490 |         |            |                 |                                                                                               |
|---------------------------------------------------------------------------------------------------------|---------|------------|-----------------|-----------------------------------------------------------------------------------------------|
| REV.                                                                                                    | ECN NO. | Issue Date | Orig. of Change | Description of Change                                                                         |
| *D                                                                                                      | 908120  | See ECN    | VKN             | Added footnote #7 related to I <sub>SB2</sub> Added footnote #12 related AC timing parameters |